Journal of Guangdong University of Technology ›› 2024, Vol. 41 ›› Issue (06): 52-59.doi: 10.12052/gdutxb.240023
• Integrated Circuit Science and Engineering • Previous Articles
Luo Zheng, Han Guo-jun
CLC Number:
[1] YOON C W. The fundamentals of NAND flash memory: technology for tomorrow’s fourth industrial revolution [J]. IEEE Solid-State Circuits Magazine, 2022, 14(2): 56-65. [2] MURUGAN M, DU D H. Rejuvenator: a static wear leveling algorithm for NAND flash memory with minimized overhead[C]//2011 IEEE 27th Symposium on Mass Storage Systems and Technologies (MSST) . Denver, USA: IEEE, 2011: 1-12. [3] CAI Y, GHOSE S, HARATSCH E F, et al. Error characterization, mitigation, and recovery in flash-memory-based solid-state drives [J]. Proceedings of the IEEE, 2017, 105(9): 1666-1704. [4] FITZGERALD B, HOGAN D, RYAN C, et al. Endurance prediction and error reduction in NAND flash using machine learning[C]//2017 17th Non-Volatile Memory Technology Symposium (NVMTS) . Aachen, Germany: IEEE, 2017: 1-8. [5] MA R, WU F, ZHANG M, et al. RBER-aware lifetime prediction scheme for 3D-TLC NAND flash memory [J]. IEEE Access, 2019, 7: 44696-44708. [6] ZHANG H, WANG J, CHEN Z, et al. An SVM-based NAND flash endurance prediction method [J]. Micromachines, 2021, 12(7): 746. [7] KIM S, LEE K, WOO C, et al. Analysis of failure mechanisms during the long-term retention operation in 3-D NAND flash memories [J]. IEEE Transactions on Electron Devices, 2020, 67(12): 5472-5478. [8] YOO H, CHOI E, OH J, et al. Modeling and optimization of the chip level program disturbance of 3D NAND Flash memory[C]//2013 5th IEEE International Memory Workshop. Monterey, USA: IEEE, 2013: 147-150. [9] PARK M, KIM K, PARK J H, et al. Direct field effect of neighboring cell transistor on cell-to-cell interference of NAND flash cell arrays [J]. IEEE Electron Device Letters, 2008, 30(2): 174-177. [10] CAI Y, LUO Y, GHOSE S, et al. Read disturb errors in MLC NAND flash memory: characterization, mitigation, and recovery[C]//2015 45th Annual IEEE/IFIP International Conference on Dependable Systems and Networks. Rio de Janeiro, Brazil: IEEE, 2015: 438-449. [11] LUO Y, GHOSE S, CAI Y, et al. Improving 3D NAND flash memory lifetime by tolerating early retention loss and process variation [J]. Proceedings of the ACM on Measurement and Analysis of Computing Systems, 2018, 2(3): 1-48. [12] PARK S K, MOON J. Characterization of inter-cell interference in 3D NAND flash memory [J]. IEEE Transactions on Circuits and Systems I: Regular Papers, 2021, 68(3): 1183-1192. [13] WEI D, FENG H, QIAO L, et al. Experimental verification and analysis of the acceleration factor model for 3-D NAND flash memory [J]. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2021, 41(10): 3543-3547. [14] WEI D, FENG H, LIU M, et al. Edge word-Line reliability problem in 3-D NAND flash memory: observations, analysis, and solutions [J]. IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 2023, 31(6): 861-873. [15] JEDEC, JC-64.8. SSD requirements and endurance test method: JESD218B[S]. USA: JEDEC Solid State Technology Association, 2010. |
[1] | Bai Jie, Yao Jia-jing, Zhang Mao-jun, Li Qiao-xing. A Simple Search Algorithm on Conditionally Uncorrelated Volatility Models in Financial Big Data [J]. Journal of Guangdong University of Technology, 2018, 35(05): 26-30.doi: 10.12052/gdutxb.240023 |
|